A Novel Transceiver Architecture for High-Speed Parallel Ethernet Network

RAND BASIL, MOHAMMED and ROELOF VAN, SILFHOUT (2016) A Novel Transceiver Architecture for High-Speed Parallel Ethernet Network. In: Fourth International Conference on Advances in Computing, Communication and Information Technology CCIT- 2016, 17 - 18 March, 2016, Birmingham City University, Birmingham, UNITED KINGDOM.

[img]
Preview
Text
20160414_065201.pdf - Published Version

Download (399kB) | Preview
Official URL: https://www.seekdl.org/conferences/paper/details/7...

Abstract

The Ethernet network is currently used as the common way to transfer data between devices. As with all transceiver systems the transmission speed is the most critical factor. For high-resolution digitised images, for example, such network connections are often a bottleneck. The main objective of this paper is to create a full transceiver device as part of an embedded system, at both source and host devices that provide a high transmission speed. The main idea is to design a new system architecture, called Novel Reference Module (NRM), for both transmitter and receiver, based on four parallel Ethernet (PE) networks placed at the bottom of the system architecture, that connect to the devices at the opposite side. The four Ethernet ports connect to each other across the network media using a point-to-point network topology. Due to the high bandwidth it is not possible to use embedded processors to optimise the bandwidth for all network ports simultaneously. To this end we have developed a dedicated controller that controls the data flow and maximising the use of bandwidth. The Parallel Ethernet system builds as a software using Qsys builder, which is provided in Quartus II software from Altera, and tested using the SignalTap Analyzer tool, which is also provided by Altera. With this tool we demonstrate our embedded system using a StratixIV GX on DE4 board, which is provided by Terasic.

Item Type: Conference or Workshop Item (Paper)
Uncontrolled Keywords: High-speed transceiver; parallel ethernet networks; novel reference module; embedded system; StratixIV GX.
Depositing User: Mr. John Steve
Date Deposited: 25 Mar 2019 12:13
Last Modified: 25 Mar 2019 12:13
URI: http://publications.theired.org/id/eprint/919

Actions (login required)

View Item View Item